### Digital Systems I

### Lab06-07 Slides based on Chapter 5 - Part II

# Behavioral Modeling of Digital Circuits

Conditional Signal Assignments

and

Selected Signal Assignments

N. Tabrizi

Kettering University

| Row | D1 | D0 | S | M |
|-----|----|----|---|---|
| 0   | 0  | 0  | 0 | 0 |
| 1   | 0  | 0  | 1 | 0 |
| 2   | 0  | 1  | 0 | 1 |
| 3   | 0  | 1  | 1 | 0 |
| 4   | 1  | 0  | 0 | 0 |
| 5   | 1  | 0  | 1 | 1 |
| 6   | 1  | 1  | 0 | 1 |
| 7   | 1  | 1  | 1 | 1 |



### M <= (NOT S AND D0) OR (S AND D1);

Simple Signal Assignment ©







$$M \leftarrow D1 WHEN S = '1' ELSE D0;$$

### **Conditional** Signal Assignment

In this specific example,

### **Order is unimportant**

-- Use " " for vectors

### **Conditional** Signal Assignment



-- Use " " for vectors

### **Conditional** Signal Assignment

### **Binary Decoders**



| EN_N | S  | L    |
|------|----|------|
| 0    | 00 | 0001 |
| 0    | 01 | 0010 |
| 0    | 10 | 0100 |
| 0    | 11 | 1000 |
| 1    | XX | 0000 |

### **Binary Decoders**

## Now **order is important!**

| EN_N | S  | L    |
|------|----|------|
| 0    | 00 | 0001 |
| 0    | 01 | 0010 |
| 0    | 10 | 0100 |
| 0    | 11 | 1000 |
| 1    | XX | 0000 |

### Lab06 Lecture Exercise

Look at the following VHDL code:

```
EN
L <= "1111"WHEN
                          = '0'
                                ELSE
     "1110"WHEN
                     S =
                          "00"
                                ELSE
                     S = "01"
                                ELSE
     "1101" WHEN
                          "10"
     "1011" WHEN
                    S =
                                ELSE
     "0111";
```

Which frequently used digital circuit is described by this code?

Are the outputs active-high or active-low?

active-high active-low

Is the Enable input (EN) active-high or active-low? active-high active-low

We get this if the first two lines are swapped:

```
L <= "1110" WHEN S = "00" ELSE

"1111" WHEN EN = '0' ELSE

"1101" WHEN S = "01" ELSE

"1011" WHEN S = "10" ELSE

"0111";
```

Give a counterexample to show that the above two codes are not equivalent: (fill in the blanks)

$$EN = S = L in 1st code = L in 2nd code =$$

Fill in the blank:

In this example, the order of WHEN ELSE lines is ...

Important Unimportant

Write an input value that generates the same output for both codes:

$$EN = S =$$

If the last 2 WHEN ELSE lines are swapped, will the meaning of the code change?

Yes No

### **Priority Encoders**



| R0 | R1 | R2 | R3 | R4 | R5 | R6 | R7 | N2 | N1 | N0 | No Req |
|----|----|----|----|----|----|----|----|----|----|----|--------|
| X  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | 1  | 1  | 1  | 0      |
| X  | Х  | X  | X  | X  | Х  | 1  | 0  | 1  | 1  | 0  | 0      |
| X  | Х  | X  | X  | X  | 1  | 0  | 0  | 1  | 0  | 1  | 0      |
| Х  | Х  | Х  | Х  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0      |
| X  | X  | X  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 0      |
| X  | Х  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0      |
| X  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0      |
| 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Х  | Х  | х  | 1      |

### **Priority Encoders**



### **Concatenation** operator:

```
N \le D(0) \& D(3 DOWNTO 1);
Example:
If D = 1010
then: D (0) = \frac{0}{1}, D (3 DOWNTO 1) = \frac{101}{1}
   Therefore: N = 0.8101 = 0101
                                   ***
M <= K (4 DOWNTO 2) & L (3 DOWNTO 1);
Example:
If K = 100101 and L = 001001, then
   M = 001100
```

### **Comparators**

AGTB <= '1' WHEN A > B ELSE '0';

### Other VHDL *relational* operators are as follows:

Equal =

Not equal /=

Less than

Less than or equal to

Greater than

Greater than or equal to >=

### Logical and Relational operators may be combined:

y 
$$\leq$$
 '1' WHEN (a AND NOT b) = '1' ELSE '0';

$$z <= '1' WHEN a = '1' AND b = '0' ELSE '0';$$

$$y <= '1' WHEN ((a AND NOT b) = '1') AND (A1 < B1) ELSE '0';$$

# **Lab06** (Digitals I) **Behavioral Modeling of Digital Circuits**

Conditional Signal Assignments

1. Two Textbooks and 8 Students

2. Min\_Max

### **Objectives**

- More frequently used digital circuits
- Conditional Signal Assignments in VHDL

### Hex to 7-segment Decoder and 7-segment Display



B and H are vectors.

Five more 7-segment displays on the DE1-Lite board: HEX5 (leftmost), HEX4, HEX3, HEX2, HEX1

```
Package: (a .vhd file)
```

Holds component declarations:

### **Example:**

```
LIBRARY ieee;
```

USE ieee.std\_logic\_1164.all;

### PACKAGE dig1pack IS

### COMPONENT hex7seg

```
PORT ( B : IN STD_LOGIC_VECTOR (3 DOWNTO 0);

EN : IN STD_LOGIC; -- Active-high enable input.

H : OUT STD_LOGIC_VECTOR (6 DOWNTO 0)

);
```

**END COMPONENT;** 

### END dig1pack;

hex7seg H0 **H1 B**3 **H2 H**3 **H4 H5 H6** EN

Put this line in any file that uses the package:

USE work.dig1pack.all;

### Two Textbooks and 8 Students



### **Chapter 5 - Part II**

# Behavioral Modeling of Digital Circuits

Conditional Signal Assignments and

Selected Signal Assignments

N. Tabrizi

Kettering University



#### WITH S SELECT

```
M <= A WHEN "00",
B WHEN "01",
C WHEN "10",
D WHEN OTHERS;
```

**Selected** Signal Assignment



#### WITH S SELECT

M <= A WHEN "00", B WHEN "01", D WHEN OTHERS;

**Selected** Signal Assignment

### **Truth Tables**

### WITH ST SELECT

| MJF <= | <b>'</b> 0' | WHEN "000", |
|--------|-------------|-------------|
|        | <b>'</b> 0' | WHEN "001", |
|        | <b>'</b> 0' | WHEN "010", |
|        | <b>'1'</b>  | WHEN "011", |
|        | <b>'</b> 0' | WHEN "100", |
|        | <b>'1'</b>  | WHEN "101", |
|        | <b>'1'</b>  | WHEN "110", |
|        | <b>'1'</b>  | WHEN OTHERS |

| Row |   | ST | • | MJF |
|-----|---|----|---|-----|
| 0   | 0 | 0  | 0 | 0   |
| 1   | 0 | 0  | 1 | 0   |
| 2   | 0 | 1  | 0 | 0   |
| 3   | 0 | 1  | 1 | 1   |
| 4   | 1 | 0  | 0 | 0   |
| 5   | 1 | 0  | 1 | 1   |
| 6   | 1 | 1  | 0 | 1   |
| 7   | 1 | 1  | 1 | 1   |

### **Truth Tables**

Shorthand

#### WITH ST SELECT

MJF <= '0' WHEN "000" | "001" | "010" | "100", '1' WHEN OTHERS;

| Row |   | ST | • | MJF |
|-----|---|----|---|-----|
| 0   | 0 | 0  | 0 | 0   |
| 1   | 0 | 0  | 1 | 0   |
| 2   | 0 | 1  | 0 | 0   |
| 3   | 0 | 1  | 1 | 1   |
| 4   | 1 | 0  | 0 | 0   |
| 5   | 1 | 0  | 1 | 1   |
| 6   | 1 | 1  | 0 | 1   |
| 7   | 1 | 1  | 1 | 1   |
|     |   |    |   |     |

## Lab 07 (Digitals I)

### **Behavioral Modeling of Digital Circuits**

Selected Signal Assignments

Basic Arithmetic and Logic Unit (ALU)

### **Objectives**

- Signed/Unsigned Addition/Subtraction/Comparison
- Selected Signal Assignments in VHDL

### **Arithmetic Logic Unit (ALU)**

You design a simple ALU today.

ALU is a basic building block of Microprocessors.

So:

No ALU, No Microprocessor

No Microprocessor, No Computer

No Computer, No .... (Fill in the blank!)

# From Lecture Slides, Chapter 5 Subtractor as Unsigned Comparator



How to generate Signed A less than B (SALB)?

## Convert the unsigned comparator to a signed one Method I



4-bit Signed→ Comparator

- 0111 > 0101 (+7 > +5)
- 1100 > 1001 (-4 > -7)
- 1111 > 0011 (-1 > +3 NO!)

Swap sign bits

Now unsigned comparator says:

which is what a signed comparator should say.

### Generate SALB Signal

Method 2 (we learn in this lab)

A - B < 0 (subtraction) means: A < B (comparison) So we need the sign of the difference, while OV is taken into consideration:

| OV | MSb | Sign bit |
|----|-----|----------|
| 0  | 0   | 0        |
| 0  | 1   | 1        |
| 1  | 0   | 1        |
| 1  | 1   | 0        |

## Convert the unsigned comparator to a signed one Method II



## **End of Chapter 5, Part II**

### More features

### **Concatenation** operator:

### Shorthand for repeated bits

**Example:** extend the MSB to get a 32-bit vector from a 16-bit vector



data\_32 <= (31 DOWNTO 16 => data\_16(15)) & data\_16;

### **Concatenation** operator:

### Shorthand for repeated bits

The assignment in the previous slide is equivalent to the following:

```
data_32 <=
data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16(15)&data_16
```

Use OTHERS to create a vector with repeated bits:

### **Example:**

The following resets the whole vector to all zero: zero16 <= (OTHERS => '0');

### Use decimal instead of binary

```
use ieee.std_logic_1164.all; use ieee.std_logic_arith.all;
```

```
conv_std_logic_vector(7, 9); converts integer 7 to a std_logic_vector with 9 bits.
```

### Example:

```
Z <= A WHEN m = '1' ELSE conv_std_logic_vector(0, 2);
```